DocumentCode
1852522
Title
Selecting the right cache architecture for high performance PCS
Author
Horton, Thomas
Author_Institution
Sony Semicond. Co. of America, San Jose, CA, USA
fYear
1995
fDate
21-23 Jun 1995
Firstpage
111
Lastpage
122
Abstract
The characteristics of asynchronous SRAMs have led SRAM vendors to provide new SRAM architectures with simpler interfaces in order to improve system performance. One of the new architectures that is becoming an industry standard for the second level cache (L2) for the Intel Pentium processor is a 32K×32 pipeline burst mode SRAM. The architecture, backed by Intel and multiple SRAM vendors, is an effort to standardize the 32K×32 burst mode SRAM and system design interface for a second level cache (L2) for the Pentium processor
Keywords
SRAM chips; cache storage; microcomputers; Intel Pentium processor; asynchronous SRAMs; cache architecture; high performance PCS; industry standard; pipeline burst mode SRAM; second level cache; system design interface; system performance; Hard disks; Instruction sets; Instruments; Memory management; Personal communication networks; Random access memory;
fLanguage
English
Publisher
ieee
Conference_Titel
Electro/95 International. Professional Program Proceedings.
Conference_Location
Boston, MA
Print_ISBN
0-7803-2633-4
Type
conf
DOI
10.1109/ELECTR.1995.471043
Filename
471043
Link To Document