DocumentCode :
1852631
Title :
Using embedded FPGAs for SoC yield improvement
Author :
Abramovici, Miron ; Stroud, Charles ; Emmert, Marty
Author_Institution :
Agere Syst., Murray Hill, NJ, USA
fYear :
2002
fDate :
2002
Firstpage :
713
Lastpage :
724
Abstract :
In this paper we show that an embedded FPGA core is an ideal host to implement infrastructure IP for yield improvement in a bus-based SoC. We present methods for testing, diagnosing, and repairing embedded FPGAs, for which complete testability is achieved without any area overhead or performance degradation. We show how an FPGA core can provide embedded testers for other cores in the SoC, so that cores designed to be tested with external vectors can be tested with BIST, and the entire SoC can be tested with a low-cost tester.
Keywords :
built-in self test; design for testability; field programmable gate arrays; industrial property; integrated circuit testing; integrated circuit yield; logic testing; system-on-chip; BIST; bus-based SoC; embedded FPGAs; embedded testers; infrastructure IP; low-cost tester; testability; testing; yield improvement; Algorithm design and analysis; Application specific integrated circuits; Built-in self-test; Circuit testing; Clocks; Fault detection; Field programmable gate arrays; Logic design; Manufacturing; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 2002. Proceedings. 39th
ISSN :
0738-100X
Print_ISBN :
1-58113-461-4
Type :
conf
DOI :
10.1109/DAC.2002.1012717
Filename :
1012717
Link To Document :
بازگشت