DocumentCode :
1854439
Title :
Topology generation and floorplanning for low power application-specific Network-on-Chips
Author :
Lee, Wan Yu ; Jiang, Iris Hui Ru
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu
fYear :
2008
fDate :
23-25 April 2008
Firstpage :
283
Lastpage :
286
Abstract :
Into the nanometer era, the number of cores and the amount of communication on a chip are rapidly increasing. Network-on-Chip can offer high communication efficiency, especially suitable for nanometer designs. Power and timing of low power application-specific Network- on-Chips dominate the system performance and highly depend on how the network topology connects routers and how many routers are used; area is not tightly constrained and simply determined by floorplanning. Hence, unlike previous endeavors, we propose a new methodology to perform network topology generation before floorplanning. We handle the most important issues at topology generation and preserve the optimality of topology to floorplanning. Compared with previous work, the results show that we can achieve competitive power consumption, guarantee deadlock-free without unnecessary overhead, and significantly improve runtimes.
Keywords :
application specific integrated circuits; integrated circuit layout; low-power electronics; nanotechnology; network topology; network-on-chip; power consumption; communication efficiency; low power application specific network-on-chips; nanometer designs; nanometer era; power consumption; topology generation and floorplanning; Circuit topology; Clocks; Delay; Energy consumption; Iris; Network topology; Network-on-a-chip; Power generation; System performance; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Design, Automation and Test, 2008. VLSI-DAT 2008. IEEE International Symposium on
Conference_Location :
Hsinchu
Print_ISBN :
978-1-4244-1616-5
Electronic_ISBN :
978-1-4244-1617-2
Type :
conf
DOI :
10.1109/VDAT.2008.4542468
Filename :
4542468
Link To Document :
بازگشت