DocumentCode :
1854636
Title :
A design methodology for integrating IP into SOC systems
Author :
Coussy, Philippe ; Baganne, Adel ; Martin, Eric
Author_Institution :
LESTER, Univ. de Bretagne Sud, Lorient, France
fYear :
2002
fDate :
2002
Firstpage :
307
Lastpage :
310
Abstract :
Successful integration of IP/VC blocks requires a set of views that provides the appropriate information for each IP block through the design flow for an IP-integration system. In this paper, we present a methodology of IP integration in a system-on a chip (SOC) design, that exploits both IP designer and SOC integrator constraints. First, we describe a method to extract and specify IP functional and timing constraints (I/O sequence transfer constraints) from the IP core. Second, we propose a modeling style of the integration constraints and a technique for merging them with IP constraints. This technique allows the specification and design of an optimized IP interface unit required for IP-Socketization. The synthesis output is synthesizable VHDL RT of the interface, a detailed bus-functional model of the IP core towards cosimulation.
Keywords :
hardware description languages; hardware-software codesign; industrial property; integrated circuit design; system-on-chip; timing; I/O sequence transfer constraints; IP; IP-Socketization; IP-integration system; IP/VC blocks; SOC systems; bus-functional model; cosimulation; design flow; design methodology; integrator constraints; intellectual property; optimized IP interface unit; synthesizable VHDL RT; system-on a chip; timing constraints; virtual component; Communication standards; Data mining; Design methodology; Design optimization; Hardware; Merging; Modems; Protocols; System-on-a-chip; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 2002. Proceedings of the IEEE 2002
Print_ISBN :
0-7803-7250-6
Type :
conf
DOI :
10.1109/CICC.2002.1012825
Filename :
1012825
Link To Document :
بازگشت