Title :
System-on-chip (SoC) requires IC and package co-design and co-verification
Author :
Fontanelli, Anna ; Arrigoni, Stefano ; Raccagni, Davide ; Rosin, Massimo
Author_Institution :
Central R&D Design Autom., STMicroelectronics, Agrate Brianza, Italy
Abstract :
The accelerating pace of the technology race towards more complex integrated systems is leading to a series of drawbacks: awfully high pin-count and clock-speed, increasing mask costs and wafer yield issues due to mixing device technologies, and unachievable time-to-market. In recent years, major breakthroughs have occurred in packaging technology, which have led to the industrialization of several kinds of new packages, more powerful, and yet more flexible. The combination of these two technological trends is driving the evolution of IC and package design and verification, which must be considered, more and more, as a single whole. For this evolution, to be successful, however, three ingredients are required: a change in methodology, the availability of a new category of EDA tools, and a major shift in the profile of the designers and engineers involved.
Keywords :
ball grid arrays; electronic design automation; integrated circuit design; integrated circuit economics; integrated circuit packaging; system-on-chip; EDA tools; IC/package co-design; SoC; clock-speed; co-verification; industrialization; mask costs; pin-count; time-to-market; wafer yield issues; Acceleration; Application specific integrated circuits; Assembly; Clocks; Costs; Design automation; Electronic design automation and methodology; Integrated circuit packaging; Research and development; System-on-a-chip;
Conference_Titel :
Custom Integrated Circuits Conference, 2002. Proceedings of the IEEE 2002
Print_ISBN :
0-7803-7250-6
DOI :
10.1109/CICC.2002.1012829