Title :
Implementation of a high-performance hardware architecture for binary morphological image processing operations
Author :
Velten, Jörg ; Kummert, Anton
Author_Institution :
Fac. of Electr., Inf. & Media Eng., Wuppertal Univ., Germany
Abstract :
Development of industrial image processing applications is strictly governed by economical concerns. High demands with respect to recognition speed and certainty have to be satisfied by means of low-cost hardware implementations. Especially realization of such algorithms for extraction of regional information, e.g. for shape recognition, is thus a challenging task. The latter is addressed by investigating the implementability of binary morphological operations with large operator masks. The design procedure for implementation in low-cost FPGAs as well as a relatively accurate estimation of the required hardware effort is presented. Programmable operator mask sizes of up to 31 × 31 pixels and a high data throughput of several giga-pixels per second can be obtained by the proposed methods.
Keywords :
feature extraction; field programmable gate arrays; image recognition; industrial engineering; mathematical morphology; 31 pixel; 963 pixel; FPGA; binary morphological image processing; field programmable gate array; hardware architecture; industrial image processing; low-cost hardware implementations; programmable operator mask; recognition speed; shape recognition; Data mining; Field programmable gate arrays; Hardware; Image processing; Industrial economics; Lead; Morphological operations; Morphology; Shape; Throughput;
Conference_Titel :
Circuits and Systems, 2004. MWSCAS '04. The 2004 47th Midwest Symposium on
Print_ISBN :
0-7803-8346-X
DOI :
10.1109/MWSCAS.2004.1354137