DocumentCode :
1856432
Title :
Path resistance reduction through automated Multi-Level Metal and Via insertion for IC layout design
Author :
Thai Lee Lo ; Emmanuel, Gregory Sylvester ; Goh, Thomas Fong Chee ; Chun Keong Lee ; Joon Heong Ong ; Yng Chuk Tam ; Ong, Jonathan Yoong Seang ; Hui Peng Ong
Author_Institution :
Spansion (Penang) Sdn. Bhd., Bayan Lepas, Malaysia
fYear :
2013
fDate :
26-28 Aug. 2013
Firstpage :
256
Lastpage :
263
Abstract :
Current EDA market has plenty of DFM (Design for Manufacturing) solutions on via doubling for VLSI design which enhances single-level metal (hierarchy) interconnections. A new conceptual approach, Multi-Level Metal and Via (MLMV) is proposed to extend the capability to insert metals and vias across multiple hierarchies to lower effective resistance. The objective is to improve signal integrity by reducing resistance across metal paths for individual signals, inclusive of supplies across the full chip. MLMV also takes into consideration the critical signals integrity of the design. The tool ensures no metal insertion is too close to critical signals, to prevent potential noise in the design. The results discussed in this paper show a significant improvement in terms of reducing the effective resistance of experimental test case signal path up to 90% in comparing to the conventional via filling solution. With these significant results, it can be concluded that MLMV is able to populate the metal and via effectively and minimizing resistance in the design.
Keywords :
VLSI; design for manufacture; integrated circuit interconnections; integrated circuit layout; integrated circuit manufacture; integrated circuit noise; integrated circuit testing; DFM; EDA market; IC layout design; MLMV; VLSI design; automated multilevel and via insertion; design for manufacturing; path resistance reduction; signal integrity; single-level metal interconnection; Couplings; Databases; Integrated circuits; Layout; Metals; Noise; Resistance; DFM; Metal Insertion; Via Insertion; critical signal; multi-level insertion; resistance reduction;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ASQED), 2013 5th Asia Symposium on
Conference_Location :
Penang
Print_ISBN :
978-1-4799-1312-1
Type :
conf
DOI :
10.1109/ASQED.2013.6643597
Filename :
6643597
Link To Document :
بازگشت