DocumentCode :
1856795
Title :
Transistor-interconnect mobile system-on-chip co-design method for holistic battery energy minimization
Author :
Mojumder, N.N. ; Song, S.C. ; Rim, K. ; Xu, J. ; Wang, J. ; Zhu, J. ; Vratonjic, M. ; Lin, K. ; Saint-Laurent, M. ; Bassett, P. ; Yeap, Geoffrey
Author_Institution :
Qualcomm Technol. Inc., San Diego, CA, USA
fYear :
2015
fDate :
16-18 June 2015
Abstract :
We present, for the first time, a holistic data-path driven transistor-interconnect co-optimization method, which systematically isolates the logic-gate and interconnect-wire dominated data-paths in block-level delay-bins (i.e., sub-binning of delay based bins) to significantly improve accuracy of static and dynamic power estimation. It captures the critical interdependence of transistor architecture (FEOL) including local interconnect, and BEOL metal stack optimization to achieve holistic 10nm (N10) technology optimization at target speeds. Using the proposed method, we drive >2.5x Performance/Watt (PpW) improvement for N10 FinFET SOC design over 14nm (N14). Even with ~3x higher wire resistance of min metal width, the PpW @target-speed for N10 improves >2.5x over N14 with proper design of metal/via stack, transistor Vt and fin-profile as well as standard-cell architecture. Reducing active fin-count and routing distance between standard-cells is a critical design knob for N10 mobile SOC enablement. The proposed methodology enables smartphone-usage (days-of-use) based technology optimization, driving longer battery-life in mobile SOCs, keeping process cost and complexity at minimum.
Keywords :
MOSFET; estimation theory; integrated circuit design; integrated circuit interconnections; low-power electronics; system-on-chip; BEOL metal stack optimization; FEOL metal stack optimization; FinFET SOC design; battery energy minimization; data-path driven transistor-interconnect cooptimization method; logic gate; power estimation; size 10 nm; transistor-interconnect mobile system-on-chip codesign method; Batteries; Delays; Mobile communication; Optimization; Routing; System-on-chip; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology (VLSI Technology), 2015 Symposium on
Conference_Location :
Kyoto
ISSN :
0743-1562
Type :
conf
DOI :
10.1109/VLSIT.2015.7223635
Filename :
7223635
Link To Document :
بازگشت