Title :
Interconnect-Driven Layout-Aware Multiple Scan Tree Synthesis for Test Time, Data Compression and Routing Optimization
Author :
Li, Katherine Shu-Min ; Huang, Jr-Yang
Author_Institution :
Dept. of Comput. Sci. & Eng., Nat. Sun Yat-sen Univ., Kaohsiung
Abstract :
An interconnect-driven layout-aware multiple scan tree synthesis methodology is proposed in this paper. Multiple scan trees greatly reduce test data volume and test application time. However, previous researches on scan tree synthesis rarely considered routing length issues, and hence create scan trees with long routing paths. The proposed algorithm effectively considers both test compression rate and routing length and hence produces better results than all previous known methods in both regards. In this method, a density-driven dynamic clustering algorithm is applied to determine scan cells in each scan tree. A compatibility based clique partition algorithm is used to determine tree topology, and then a Voronoi diagram is used to establish physical connections. Compared with the previous results on scan tree synthesis, the proposed method achieves better compression rate with smaller routing overhead.
Keywords :
computational geometry; data compression; integrated circuit interconnections; integrated circuit layout; integrated circuit testing; network routing; optimisation; topology; trees (mathematics); Voronoi diagram; compatibility based clique partition algorithm; data compression; density-driven dynamic clustering algorithm; interconnect-driven layout-aware multiple scan tree synthesis; routing length; routing optimization; test compression rate; test time; tree topology; Circuit testing; Clustering algorithms; Computer science; Data compression; Flip-flops; Optimization methods; Partitioning algorithms; Routing; Test data compression; Tiles; Test data compression; routing; scan test;
Conference_Titel :
Asian Test Symposium, 2008. ATS '08. 17th
Conference_Location :
Sapporo
Print_ISBN :
978-0-7695-3396-4
DOI :
10.1109/ATS.2008.80