DocumentCode :
1857640
Title :
On-Chip Test Generation Mechanism for Scan-Based Two-Pattern Tests
Author :
Lai, Nan-Cheng ; Wang, Sying-Jyan
Author_Institution :
Dept. of Comput. Sci., Nat. Chung-Hsing Univ., Taichung
fYear :
2008
fDate :
24-27 Nov. 2008
Firstpage :
251
Lastpage :
256
Abstract :
We propose a new on-chip embedding mechanism to improve fault coverage in scan-based delay test. The initialization vector is shifted into the scan chain, and then the activation vector is generated by selectively inverting some bits to be loaded into the scan chain. Many scan-based delay test techniques do not provide good fault coverage as many valid test pattern pairs cannot be launched. The proposed approach provides a mechanism to modify activation vectors so that desired test pattern pairs can be launched. A formal design procedure for the embedded mechanism is presented. Experimental results show that, compared with previous work, the proposed method improves delay fault coverage with small area overhead.
Keywords :
automatic test pattern generation; embedded systems; logic testing; system-on-chip; activation vector generation; delay fault coverage; embedded mechanism; formal design procedure; on-chip test generation mechanism; scan-based two-pattern delay test; Automatic logic units; Automatic testing; Circuit faults; Circuit testing; Clocks; Delay; Hardware; Lab-on-a-chip; Logic testing; Test pattern generators; Delay fault; Scan test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2008. ATS '08. 17th
Conference_Location :
Sapporo
ISSN :
1081-7735
Print_ISBN :
978-0-7695-3396-4
Type :
conf
DOI :
10.1109/ATS.2008.46
Filename :
4711592
Link To Document :
بازگشت