DocumentCode :
1858238
Title :
A Low-Cost Pipelined BIST Scheme for Homogeneous RAMs in Multicore Chips
Author :
Huang, Yu-Jen ; Li, Jin-Fu
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Jhongli
fYear :
2008
fDate :
24-27 Nov. 2008
Firstpage :
357
Lastpage :
362
Abstract :
Multicore system-on-chip (SOC) design is widely used for current high-performance applications. Multicore SOCs typically include a large amount of homogeneous memory cores (i.e., memory cores have the same size and configuration). This paper proposes a pipelined built-in self-test (PBIST) scheme for homogeneous memory cores in multicore SOCs. A PBIST circuit can be shared by clustered multiple homogeneous memories. This drastically reduces the hardware overhead of the PBIST circuit. A systematic procedure for converting a march test into a pipelined march test is also proposed. Experimental results show that the area overhead of a pipelined BIST for eight homogeneous 1k times 128-bit memories is only about 0.71%.
Keywords :
built-in self test; logic design; random-access storage; system-on-chip; RAM; low-cost pipelined BIST scheme; multicore chips; multicore system-on-chip design; Built-in self-test; Circuit testing; Costs; Multicore processing; Random access memory; Read-write memory; Routing; System testing; System-on-a-chip; Test pattern generators; Random access memories; SOC; built-in self-test; march test; multicore;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asian Test Symposium, 2008. ATS '08. 17th
Conference_Location :
Sapporo
ISSN :
1081-7735
Print_ISBN :
978-0-7695-3396-4
Type :
conf
DOI :
10.1109/ATS.2008.51
Filename :
4711617
Link To Document :
بازگشت