Title :
FPGA implementation of an advanced encoding and decoding architecture of polar codes
Author :
Oommen, Mamatha Sarah ; Ravishankar, S.
Author_Institution :
Dept. of ECE, Amrita Vishwa Vidyapeetham, Bangalore, India
Abstract :
Polar code, newly formulated by Erdal Arikan, has got a wide recognition from the information theory community. Polar code achieves the capacity of the class of symmetric binary memory less channels. In this paper, we propose efficient hardware architecture on a FPGA platform using Xilinx Virtex VI for implementing the advanced encoding and decoding schemes. The performance of the proposed architecture out performs the existing techniques such as: successive cancellation decoder, list successive cancellation, belief propagation etc; with respect to bit error rate and resource utilization.
Keywords :
block codes; error correction codes; error statistics; field programmable gate arrays; Erdal Arikan; FPGA platform implementation; Xilinx virtex VI; advanced encoding and decoding architecture; belief propagation; bit error rate; hardware architecture efficient; information theory community; linear block error correcting code; list successive cancellation; polar codes; resource utilization; successive cancellation decoder; symmetric binary memory less channels; Complexity theory; Decoding; Manganese; Parity check codes; Table lookup; FPGA; LDPC; LUT; RAM; channel polarization; code tree; polar code; successive cancellation decoding;
Conference_Titel :
VLSI Systems, Architecture, Technology and Applications (VLSI-SATA), 2015 International Conference on
Conference_Location :
Bangalore
Print_ISBN :
978-1-4799-7925-7
DOI :
10.1109/VLSI-SATA.2015.7050456