DocumentCode :
1858878
Title :
On-chip comparison based secure output response compactor for scan-based attack resistance
Author :
Kumar K, Sudeendra ; Lodha, Kalpesh ; Sahoo, Sauvagya Ranjan ; Mahapatra, K.K.
Author_Institution :
Nat. Inst. of Technol., Rourkela, India
fYear :
2015
fDate :
8-10 Jan. 2015
Firstpage :
1
Lastpage :
6
Abstract :
Confidential Information transactions need cryptographic algorithms to give access to data only for authenticated individuals. In the era of smart phones and internet of things, most of the data exchange occurs between small and smart electronic gadgets. Cryptographic algorithms are necessary in smart gadgets to secure the sensitive data. Hardware implementations of cryptographic protocols on ASIC/FPGA devices are subject to various attacks from adversaries. In literature, we can find various attacks based on scan chain. The scan chains or Design for Testability (DFT) is included in the design to improve testability can become potential backdoors to conduct attacks. And also we can find several countermeasures to protect leaking of sensitive information in scan chains can be found in literature. One such technique is based on-chip comparison scheme. In this paper, we propose novel architecture for on-chip comparison circuit, which enhances the security and also reduces the test time of the circuit. The experimental result confirms the test time reduction.
Keywords :
Internet of Things; boundary scan testing; cryptographic protocols; design for testability; field programmable gate arrays; message authentication; smart phones; ASIC; DFT; FPGA; cryptographic algorithms; cryptographic protocols; data exchange; design for testability; electronic gadgets; internet of things; on-chip comparison based secure output response compactor; on-chip comparison circuit; scan chains; scan-based attack resistance; smart gadgets; smart phones; Application specific integrated circuits; Benchmark testing; Cryptography; Field programmable gate arrays; Latches; Registers; ATE; On-chip comparison; Scan-based attack; Security; Side-channel attack; design for testability (DFT); signature register;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Systems, Architecture, Technology and Applications (VLSI-SATA), 2015 International Conference on
Conference_Location :
Bangalore
Print_ISBN :
978-1-4799-7925-7
Type :
conf
DOI :
10.1109/VLSI-SATA.2015.7050467
Filename :
7050467
Link To Document :
بازگشت