DocumentCode :
1859104
Title :
Design Space Exploration of RISC Architectures using retargetability
Author :
Arora, Harsh ; Gupta, Abhinav ; Singhai, Raunak ; Purwar, Diptanshu
Author_Institution :
Sch. of Comput. Sci. & Eng., VIT Univ., Vellore, India
fYear :
2015
fDate :
8-10 Jan. 2015
Firstpage :
1
Lastpage :
3
Abstract :
Processor development is done in stages. It is a safe bet if we start by modeling the processor at a high level of abstraction, perform refinements at high level, and when we are satisfied by the performance, go into manufacturing. The process of refinement is done by evaluating the design criteria. This process generally goes through a cycle that can be described as Design Space Exploration (DSE). In this paper, we describe how to model a processor in an Architecture Description Language (ADL), how to generate tools to perform DSE, and finally how to evaluate performance.
Keywords :
microprocessor chips; reduced instruction set computing; ADL; RISC architecture; architecture description language; design space exploration; processor development; retargetability; Computer architecture; Generators; Pipelines; Software; Architecture Description Language; Design Space Exploration; RISC Architecture; Retargetability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Systems, Architecture, Technology and Applications (VLSI-SATA), 2015 International Conference on
Conference_Location :
Bangalore
Print_ISBN :
978-1-4799-7925-7
Type :
conf
DOI :
10.1109/VLSI-SATA.2015.7050476
Filename :
7050476
Link To Document :
بازگشت