DocumentCode :
1859179
Title :
An 8-b 250-Msample/s power optimized pipelined A/D converter in 0.18-µm CMOS
Author :
Hati, Manas Kumar ; Bhattacharyya, Tarun K.
Author_Institution :
Adv. Technol. Dev. Centre, Indian Inst. of Technol., Kharagpur, Kharagpur, India
fYear :
2015
fDate :
8-10 Jan. 2015
Firstpage :
1
Lastpage :
6
Abstract :
The optimal pipeline analog to digital converter (ADC) architectures are analysed to determine the optimal partitioning and particular bits per stage for power optimization purpose. It is found in our design that the multi bit partitioning with 2.5 bits per stage resolution, is optimum in terms of power consumption compare to the 1.5 bits per stage for an 8-bit pipeline ADCs circuit. The optimal partitioning of the 8-bit ADC is realized with 2.5-2.5-2.5-2 cascading stages and another topology with 1.5-1.5-1.5-1.5-1.5-1.5-2 cascading stages employed with double sampling sample hold (DSSH) architecture. ADCs are implemented in 0.18 μm CMOS and 8-bit with 2.5 bits/stage resolution ADCs achieved 43 dB SINAD, 50.78 dB spurious free dynamic range (SFDR) for an input signal frequency of 1.7 MHz at 250 MSPS, and power consumption is 27 mW from a 1.8 V power supply. An 8-bit 1.5 bits/stage resolution ADC with the same technology process achieved 47.20 dB SINAD, 60.6 dB SFDR for an input signal frequency of 1.7 MHz at 250 MSPS, and power consumption is 49 mW from a 1.8 V power supply.
Keywords :
CMOS integrated circuits; analogue-digital conversion; sample and hold circuits; 8-bit pipeline ADC circuit; ADC architectures; CMOS; DSSH architecture; SFDR; cascading stages; double sampling sample hold architecture; frequency 1.7 MHz; multi bit partitioning; optimal partitioning; optimal pipeline analog to digital converter architectures; power 27 mW; power 49 mW; power optimization purpose; size 0.18 mum; spurious free dynamic range; voltage 1.8 V; word length 2.5 bit; word length 8 bit; Bismuth; Equations; Irrigation; Switches; Analog to digital converter; DSSH; dynamic comparator; figure of merit (FoM); multiplying digital to analog converter (MDAC);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Systems, Architecture, Technology and Applications (VLSI-SATA), 2015 International Conference on
Conference_Location :
Bangalore
Print_ISBN :
978-1-4799-7925-7
Type :
conf
DOI :
10.1109/VLSI-SATA.2015.7050479
Filename :
7050479
Link To Document :
بازگشت