DocumentCode :
1861037
Title :
Automatic synthesis of IIR SC multistage decimators
Author :
Ngai, Cheong ; Martins, R.P.
Author_Institution :
Comput. Studies Program, Macao Polytech. Inst., Macau, China
Volume :
3
fYear :
2004
fDate :
25-28 July 2004
Abstract :
This paper presents an automated system for the design of IIR SC multistage decimators. Through the integration of different existing programs it provides a user-friendly interface that allows the implementation of IIR SC decimators from the top filter specifications down to the circuit layout. It allows the automated design of a cascade of decimator stages in order to obtain a sufficiently high ratio between the sampling frequency and the maximum signal frequency of interest, and also simplifies the circuit through the minimization of the silicon area. Two design examples are given to demonstrate the feasibility of this approach.
Keywords :
IIR filters; circuit CAD; circuit layout CAD; IIR SC multistage decimator design; IIR filters; automated system; circuit layout; sampling frequency; silicon area minimization; user friendly interface; Circuit synthesis; Circuit topology; Computer architecture; Frequency response; IIR filters; Libraries; Sampling methods; Silicon; Switched capacitor circuits; Switching circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2004. MWSCAS '04. The 2004 47th Midwest Symposium on
Print_ISBN :
0-7803-8346-X
Type :
conf
DOI :
10.1109/MWSCAS.2004.1354350
Filename :
1354350
Link To Document :
بازگشت