DocumentCode :
1861861
Title :
Time domain approach for the evaluation of RC delays effects in ULSI interconnect lines
Author :
Vendrame, Loris ; Bortesi, Luca ; Biasio, Mauro ; Meneghesso, Gaudenzio
Author_Institution :
STMicroelectronics Central R&D, Agrate Brianza, Italy
fYear :
2005
fDate :
10-13 May 2005
Firstpage :
139
Lastpage :
142
Abstract :
The evaluation of RC effects in ULSI technology is important both for process development and for accuracy verification of back-end modeling and cad-tools. The paper proposes a new methodology with one possible implementation for the measurement of RC delays in ULSI interconnect lines (DUT). The proposed implementation has been developed at wafer level by means of a mid-complexity test circuit whose working principle is based on the comparison between the RC delay of the DUT and a well-known reference delay generated on-chip.
Keywords :
RC circuits; ULSI; delays; integrated circuit interconnections; integrated circuit modelling; time-domain analysis; CAD tool; RC delay measurement; RC delays effect; ULSI interconnect lines; accuracy verification; back-end modeling; mid-complexity test circuit; process development; reference delay; time domain approach; Circuit testing; Delay effects; Frequency; Integrated circuit interconnections; Propagation delay; Sampling methods; Semiconductor device measurement; Synchronization; Ultra large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Propagation on Interconnects, 2005. Proceedings. 9th IEEE Workshop on
Print_ISBN :
0-7803-9054-7
Type :
conf
DOI :
10.1109/SPI.2005.1500925
Filename :
1500925
Link To Document :
بازگشت