Title :
A 10.37 mm2 675 mW reconfigurable LDPC and Turbo encoder and decoder for 802.11n, 802.16e and 3GPP-LTE
Author :
Naessens, F. ; Derudder, V. ; Cappelle, H. ; Hollevoet, L. ; Raghavan, P. ; Desmet, M. ; AbdelHamid, A.M. ; Vos, I. ; Folens, L. ; O´Loughlin, S. ; Singirikonda, S. ; Dupont, S. ; Weijers, J.-W. ; Dejonghe, A. ; Van der Perre, L.
Author_Institution :
IMEC vzw, Leuven, Belgium
Abstract :
This paper describes the implementation of a flexible Turbo and LDPC outer modem engine which is capable of supporting the WiFi(802.11n), WiMax(802.16e) and 3GPPLTE standard on the same hardware resources. The chip is implemented in a 65 nm CMOS technology and occupies 10.37 mm2. The decoder flexibility is offered by means of an application-specific instruction-set processor (ASIP), with full datapath reuse between Turbo and LDPC decoding. The encoders are dedicated ASIC datapaths. The maximum clock speed can be set to 320 MHz allowing a decoder output rate for a single iteration in excess of 140 Mbps for Turbo and 640 Mbps for LDPC with a maximum power consumption of 675 mW. The architecture template has been extended to support other standards like the DVB-S2/T2 LDPC decoding as well.
Keywords :
3G mobile communication; IEEE standards; WiMax; decoding; parity check codes; turbo codes; wireless LAN; 3GPP-LTE; CMOS technology; IEEE 802.11n; IEEE 802.16e; Turbo decoder; Turbo encoder; WiFi standard; WiMax standard; application-specific instruction-set processor; power 675 mW; reconfigurable LDPC codes; Chromium; Current measurement; Decoding; Monitoring; Parity check codes; Standards; Throughput; LDPC; Turbo; outer modem;
Conference_Titel :
VLSI Circuits (VLSIC), 2010 IEEE Symposium on
Conference_Location :
Honolulu, HI
Print_ISBN :
978-1-4244-5454-9
DOI :
10.1109/VLSIC.2010.5560292