DocumentCode :
1864563
Title :
A data-pattern independent clock and data recovery IC with a two-mode phase comparator
Author :
Nosaka, H. ; Ishii, K. ; Enoki, T.
Author_Institution :
NTT Photonics Labs., NTT Corp., Kanagawa, Japan
fYear :
2001
fDate :
21-24 Oct. 2001
Firstpage :
97
Lastpage :
100
Abstract :
Clock and data recovery (CDR) with a novel two-mode phase comparator (PC) is proposed. The 10-Gbit/s CDR IC stably operates both for consecutive identical digits (CIDs) and for data transition density variations. This advancement is achieved by the novel two-mode PC, which enables us to optimize phase-locked loop parameters for various data patterns. Experimental results show that the jitter generation of the CDR IC is less than 7 ps/sub pp/ for a 2/sup 7/-1 pseudorandom bit sequence with up to 1024 CIDs. They also show that the jitter transfer and jitter tolerance are not affected by the data transition density factors between 1/8 and 1/2.
Keywords :
digital integrated circuits; jitter; phase comparators; phase locked loops; synchronisation; 10 Gbit/s; clock and data recovery IC; consecutive identical digits; data pattern; data transition density; jitter generation; jitter tolerance; jitter transfer; phase-locked loop; pseudorandom bit sequence; two-mode phase comparator; Clocks; Jitter; Laboratories; Optical receivers; Performance gain; Personal communication networks; Phase locked loops; Photonic integrated circuits; Pulse circuits; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Gallium Arsenide Integrated Circuit (GaAs IC) Symposium, 2001. 23rd Annual Technical Digest
Conference_Location :
Baltimore, MD, USA
ISSN :
1064-7775
Print_ISBN :
0-7803-6663-8
Type :
conf
DOI :
10.1109/GAAS.2001.964355
Filename :
964355
Link To Document :
بازگشت