DocumentCode :
186669
Title :
I/O design optimization flow for reliability in advanced CMOS nodes
Author :
Cacho, F. ; Gupta, Arpan ; Aggarwal, A. ; Madan, G. ; Bansal, N. ; Rizvi, M. ; Huard, Vincent ; Garg, Parul ; Arnaud, C. ; Delater, R. ; Roma, C. ; Ripp, A.
Author_Institution :
STMicroelectron., Crolles, France
fYear :
2014
fDate :
1-5 June 2014
Abstract :
Design-in-Reliability is becoming widely used as standard in Microelectronics Companies to qualify IPs reliability. In AMS applications, the quest for optimal design for manufacturability is difficult to handle because of the multiple dimensions of the problem (temperature, voltage, and yield). Furthermore, the strong request to take into account reliability constraints makes the task very challenging. In this context, a dedicated flow is developed and presented. Design-in-Reliability model is composed of all wear-out mechanisms (BTI, HCI and TDDB), whose integration in WiCkeD design flow opens the door for circuit analyses and sizing under reliability constraints. The flow has been proven using I/O interface cells as test cases. Results of circuit optimization are presented and benchmark of area overhead is also discussed. Several I/O designs have been implemented and validated by silicon measurements. First results showed a good agreement between measurements and simulation during degradation for both standard and optimized cells.
Keywords :
CMOS integrated circuits; circuit optimisation; design for manufacture; integrated circuit design; integrated circuit modelling; integrated circuit reliability; wear; I/O design optimization flow; I/O interface cells; IP reliability; WiCkeD design flow; advanced CMOS node reliability; area overhead; circuit analysis; circuit optimization; design-in-reliability model; optimal design for manufacturability; silicon measurements; sizing under reliability constraints; wear-out mechanisms; Aging; Degradation; Human computer interaction; Integrated circuit reliability; Reliability engineering; Stress; Automated sizing for reliability; Design-in-Reliability Simulation; Hot Carrier Injection Degradation; I/O Reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium, 2014 IEEE International
Conference_Location :
Waikoloa, HI
Type :
conf
DOI :
10.1109/IRPS.2014.6860592
Filename :
6860592
Link To Document :
بازگشت