DocumentCode :
1867119
Title :
Cu via process optimization by electro-migration estimation testing
Author :
Yiheng Chen ; Hui-Lan Sung ; Shao-Jui Lo
Author_Institution :
Reliability Testing & Failure Anal. Dept., Powerchip Technol. Corp., Hsinchu, Taiwan
fYear :
2015
fDate :
June 29 2015-July 2 2015
Firstpage :
48
Lastpage :
51
Abstract :
For Cu interconnects technology, the effects of barrier thickness and process optimizations are very important to electro-migration (EM) reliability. The microstructure of Cu electrochemical plating is highly with respect to characteristic of underlying barrier and Cu seed layers. Non-enough barrier thickness, we found early failure in single via test structure degrading EM lifetime. Furthermore, significant occur void formation site induce poor EM lifetime from non-optimized barrier deposition process. We conducted failures analyses and studied failure root causes. From investigation results, both failure analyses and generation mechanism are reported.
Keywords :
copper; electromigration; optimisation; semiconductor device testing; Cu; barrier deposition process; barrier thickness; electro-migration estimation testing; electro-migration reliability; electrochemical plating; failure analyses; generation mechanism; via process optimization; Decision support systems;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits (IPFA), 2015 IEEE 22nd International Symposium on the
Conference_Location :
Hsinchu
Type :
conf
DOI :
10.1109/IPFA.2015.7224330
Filename :
7224330
Link To Document :
بازگشت