DocumentCode :
1867575
Title :
An algorithmic transformation for FPGA implementation of high throughput filters
Author :
Kamboh, Hamid M. ; Khan, Shoab A.
Author_Institution :
Electr. & Comput. Eng. Dept., Centre of Adv. Studies in Eng., Islamabad, Pakistan
fYear :
2011
fDate :
5-6 Sept. 2011
Firstpage :
1
Lastpage :
6
Abstract :
This paper proposes novel design methodologies for generating feed forward and recursive architectures for optimal mapping on Field Programmable Gate Arrays (FPGAs). The new methodology keeps in perspective the architecture of FPGA, structural design of logic blocks, their interconnectivity and available special purpose embedded blocks during filter transformation. Higher throughput is achieved through selective application of different transformations, taking into consideration limited pipelining options of these embedded blocks and general construction of FPGA slice fabric. The paper demonstrates the methodology and shows its applicability by synthesizing the designs and comparing the results that show improved performance as compared to traditional designs.
Keywords :
FIR filters; IIR filters; field programmable gate arrays; FPGA implementation; FPGA slice fabric; algorithmic transformation; field programmable gate arrays; filter transformation; high throughput filters; logic blocks; optimal mapping; pipelining options; recursive architectures; Clocks; Computer architecture; Field programmable gate arrays; Filtering algorithms; Finite impulse response filter; IIR filters; Registers; FIR & IIR Filter; FPGA Mapping; Look Ahead Transform; Retiming; Unfolding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Emerging Technologies (ICET), 2011 7th International Conference on
Conference_Location :
Islamabad
Print_ISBN :
978-1-4577-0769-8
Type :
conf
DOI :
10.1109/ICET.2011.6048450
Filename :
6048450
Link To Document :
بازگشت