DocumentCode :
1868369
Title :
Clock generation and distribution for intel Banias mobile microprocessor
Author :
Fayneh, E. ; Knoll, E.
Author_Institution :
Israel Dev. Center, Intel Corp., Haifa, Israel
fYear :
2003
fDate :
12-14 June 2003
Firstpage :
17
Lastpage :
20
Abstract :
This clock generation and distribution scheme enables Intel´s first mobile-specific micro-architecture of Banias microprocessor. It employs four phase-locked loops, three of them cascaded, to generate the required clock frequencies, provide low skew and jitter and support the next-generation Intel SpeedStep/spl reg/ technology. The core clock distribution is implemented as two grids with an active continuous de-skewing mechanism. The debug capabilities of this clocking scheme provide easy observability and testing, enabling rapid time to market.
Keywords :
clocks; jitter; microprocessor chips; phase locked loops; clock frequency; clock generation; deskewing mechanism; grids; intel Banias mobile microprocessor; jitter; phase-locked loops; Clocks; Feedback; Frequency; Jitter; Logic; Microprocessors; Observability; Phase locked loops; Signal generators; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Circuits, 2003. Digest of Technical Papers. 2003 Symposium on
Conference_Location :
Kyoto, Japan
Print_ISBN :
4-89114-034-8
Type :
conf
DOI :
10.1109/VLSIC.2003.1221150
Filename :
1221150
Link To Document :
بازگشت