Title :
An efficient architecture for stereo vision implementation on FPGAS using low and high level image features
Author :
Elhossini, Ahmed ; Moussa, Madeleine ; Tarry, Cole ; de Brito, C.
Author_Institution :
Fac. of Eng., Azhar Univ., Cairo, Egypt
fDate :
April 29 2012-May 2 2012
Abstract :
In this paper we present a new architecture for implementing real-time stereo vision on FPGA chips. The proposed architecture is based on reducing the computational needs by focusing on specific image features only instead of processing every image pixel. Two classes of features are considered. The first are low level features like edges and the second are high level features like complete patterns or regions. The paper discusses how both types of features can be integrated with depth calculations to reduce the required FPGA resources while maintaining real-time performance. This allows implementation on relatively small FPGA chips or when limited resources are available. The proposed architecture was successfully implemented on a Virtex 4 FPGA and tested using several sample data sets. The results show that the proposed architecture has excellent accuracy coupled with a significant reduction in required resources.
Keywords :
feature extraction; field programmable gate arrays; stereo image processing; Virtex 4 FPGA chips; depth calculations; high level image features; low level image features; real-time stereo vision implementation; Accuracy; Computer architecture; Field programmable gate arrays; Image edge detection; Real-time systems; Stereo vision; Transforms;
Conference_Titel :
Electrical & Computer Engineering (CCECE), 2012 25th IEEE Canadian Conference on
Conference_Location :
Montreal, QC
Print_ISBN :
978-1-4673-1431-2
Electronic_ISBN :
0840-7789
DOI :
10.1109/CCECE.2012.6334946