DocumentCode :
1869096
Title :
HV PMOSFET VT shift suppression after HTOL by modified p-Hump prevention ion implant
Author :
Kyenam Lee ; Hyunho Jang ; Jeonghyeon Park ; Jintae Kim ; Mansik Oh ; Ulkyu Seo ; Byungsub Kim
Author_Institution :
MagnaChip Semicond. Ltd., Cheongju, South Korea
fYear :
2015
fDate :
June 29 2015-July 2 2015
Firstpage :
358
Lastpage :
361
Abstract :
Generally, LCD(liquid crystal display) driver IC(integrated circuit) requires high voltage of more than 10V and adopts MTI(middle trench isolation) scheme which is deeply trenched to get isolation characteristics on the high voltage according to chip shrinkage. The Vth(Threshold Voltage) shift of HV devices after HTOL(high temperature operating life time) becomes much more serious hazard for product reliability. HV p-channel MOSFET(PMOS) with trench isolation scheme are especially sensitive to these Vth shift issues caused by HEIP. It was found that electron trapping at interface between sidewall oxide and nitride liner in middle trench isolation(MTI) induces channel shorting due to punch through by lowering Vth at the corner of transistor, thereby resulting in the leakage current. This leakage current increment caused by Vth shift makes logic function fail. In this paper, we propose the optimized sidewall thickness and the effectiveness of additional ion implant process which have strong resistance against hot electron induced punch through regarding that offset leakage current is increased after HTOL(high temperature operating lifetime) stressing test for devices prepared with MTI processing scheme.
Keywords :
MOSFET; hot carriers; ion implantation; isolation technology; leakage currents; HTOL; HV PMOSFET VT shift suppression; channel shorting; electron trapping; high temperature operating life time; hot electron induced punch through; leakage current; middle trench isolation; modified p-Hump prevention ion implant; nitride liner; optimized sidewall thickness; sidewall oxide; threshold voltage; Annealing; Implants; Logic gates; MOSFET circuits; Reliability; Stress; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Physical and Failure Analysis of Integrated Circuits (IPFA), 2015 IEEE 22nd International Symposium on the
Conference_Location :
Hsinchu
Type :
conf
DOI :
10.1109/IPFA.2015.7224406
Filename :
7224406
Link To Document :
بازگشت