DocumentCode :
1870946
Title :
Design for testability of on-line multipliers
Author :
Bederr, H. ; Nicolaidis, M. ; Guyot, A.
Author_Institution :
TIMA/INPG, Grenoble, France
fYear :
1994
fDate :
25-28 Apr 1994
Firstpage :
408
Lastpage :
414
Abstract :
This paper deals with the test of an integrated on-line multiplier suitable for very large numbers. Due to the serial structure of the circuit, the controllability and observability of the different elements are very low. In particular, an embedded sequential array cannot be accessed directly and has no primary outputs. Therefore, we propose here two DFT alternatives. The first one determines the most significant nodes to be considered in order to avoid error masking. The second approach increases the parallelism of the circuit and presents, thus, the advantage of a large reduction in the test duration. Both options have a low area overhead and a reduced number of extra pins
Keywords :
design for testability; digital arithmetic; integrated circuit testing; logic arrays; logic design; logic testing; multiplying circuits; parallel processing; DFT; controllability; design for testability; observability; online multipliers; serial structure; Adders; Arithmetic; Circuit faults; Circuit testing; Concurrent computing; Controllability; Design for testability; Logic arrays; Observability; Parallel processing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium, 1994. Proceedings., 12th IEEE
Conference_Location :
Cherry Hill, NJ
Print_ISBN :
0-8186-5440-6
Type :
conf
DOI :
10.1109/VTEST.1994.292281
Filename :
292281
Link To Document :
بازگشت