DocumentCode :
1872926
Title :
Physical IP for SOI design infrastructure
Author :
Pelloie, Jean-Luc
Author_Institution :
Grenoble Design Center, Grenoble
fYear :
2007
fDate :
1-4 Oct. 2007
Firstpage :
129
Lastpage :
130
Abstract :
ASIC design is today achieved by mixing different physical IP blocks including standard cells, memory compilers, IO and analog blocks when needed. The circuits are designed using a given EDA flow, starting from high-level functional description (RTL netlist) and going down to the physical implementation. This process involves logical synthesis to achieve the required functionality, timing analysis, power analysis and area optimization performed before and after routing of the different blocks. This process has become quite complex and necessitates many iterations to reach the expected result in term of speed, power consumption and area. As SOI processes become more popular and are now considered for use in ASIC beyond the traditional use for CPU, it has become crucial to put in place the corresponding physical IP libraries.
Keywords :
electronic design automation; industrial property; logic CAD; logic circuits; silicon-on-insulator; ASIC design; EDA; IO blocks; SOI design infrastructure; Si - Interface; analog blocks; logic circuit design; logical synthesis; memory compilers; physical IP blocks; Application specific integrated circuits; Capacitance; Circuit synthesis; Electronic design automation and methodology; Flip-flops; History; Libraries; Logic; Performance analysis; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SOI Conference, 2007 IEEE International
Conference_Location :
Indian Wells, CA
ISSN :
1078-621X
Print_ISBN :
978-1-4244-0879-5
Electronic_ISBN :
1078-621X
Type :
conf
DOI :
10.1109/SOI.2007.4357886
Filename :
4357886
Link To Document :
بازگشت