Title :
TMR and Partial Dynamic Reconfiguration to mitigate SEU faults in FPGAs
Author :
Bolchini, Cristiana ; Miele, Antonio ; Santambrogio, Marco D.
Author_Institution :
Politecnico di Milano, Milan
Abstract :
This paper presents the adoption of the triple modular redundancy coupled with the partial dynamic reconfiguration of field programmable gate arrays to mitigate the effects of soft errors in such class of device platforms. We propose an exploration of the design space with respect to several parameters (e.g., area and recovery time) in order to select the most convenient way to apply this technique to the device under consideration. The application to a case study is presented and used to exemplify the proposed approach.
Keywords :
field programmable gate arrays; integrated circuit reliability; logic design; field programmable gate arrays; logic design; partial dynamic reconfiguration; single event upset; soft errors; triple modular redundancy; Circuit faults; Costs; Embedded system; Fault detection; Fault tolerant systems; Field programmable gate arrays; Redundancy; Runtime; SDRAM; Very large scale integration;
Conference_Titel :
Defect and Fault-Tolerance in VLSI Systems, 2007. DFT '07. 22nd IEEE International Symposium on
Conference_Location :
Rome
Print_ISBN :
978-0-7695-2885-4
DOI :
10.1109/DFT.2007.25