Title :
Yield enhancement of 128M SDRAM by RTA/RTO process combination to suppress the sidewall defects of polycide gate conductor
Author :
Hsu, H.K. ; Sung, B. ; Chiang, W.H. ; Chih, D. ; Yi, C.
Author_Institution :
ProMos Technol., Hsinchu, Taiwan
Abstract :
Integrated polysilicon and metal silicide stack has been adopted by worldwide DRAM designers as the gate conductor material to reduce the wordline sheet resistance. Unfortunately, abnormal gate profile resulted from sidewall defects under thermal stress would make an impact on the window of process integration and even the final wafer yield. In this study, we have examined the correlation of sidewall defect formation and key parameters of rapid thermal oxidation like oxygen concentration in low temperature annealing and x ratio of WSix films. A new combined RTA/RTO process was proposed to solve this problem and got a significant yield improvement as compared with integrated RTA/RTO process.
Keywords :
DRAM chips; integrated circuit metallisation; integrated circuit yield; oxidation; rapid thermal annealing; tungsten compounds; 128 Mbit; RTA/RTO process; SDRAM; WSi; WSix film; polycide gate conductor; process integration; rapid thermal annealing; rapid thermal oxidation; sidewall defect; thermal stress; wafer yield; wordline sheet resistance; Conducting materials; Conductors; Inorganic materials; Oxidation; Random access memory; Rapid thermal processing; SDRAM; Sheet materials; Silicides; Thermal stresses;
Conference_Titel :
Advanced Thermal Processing of Semiconductors 9th Internationa Conference on RTP 2001
Print_ISBN :
0-9638251-0-4
DOI :
10.1109/RTP.2001.1013785