Title :
Threshold voltage instabilities in D-mode GaN HEMTs for power switching applications
Author :
Meneghesso, Gaudenzio ; Silvestri, Riccardo ; Meneghini, Matteo ; Cester, A. ; Zanoni, Enrico ; Verzellesi, G. ; Pozzovivo, G. ; Lavanga, S. ; Detzel, T. ; Haberlen, O. ; Curatola, G.
Author_Institution :
Dipt. di Ing. dell´Inf., Univ. of Padova, Padua, Italy
Abstract :
Threshold voltage instabilities observed in GaN HEMTs designed for power switching applications when submitted to either DC or pulsed testing are here presented and interpreted. Main results can be summarized as follows: i) two acceptor trap levels, characterized by two well distinct time constants, are present in the UID GaN channel and C-doped GaN buffer respectively and behave as electron and hole traps respectively; ii) the trapped charge is modulated by the high voltage biasing of the gate and drain terminals; iii) when empty, channel electron traps induce a negative threshold-voltage shift, while buffer hole traps induce a positive threshold-voltage shift; iv) when the device is pulsed from off- to on-state conditions, trap charge/discharge dynamics induces negative and positive threshold-voltage instabilities over distinct time scales.
Keywords :
buffer circuits; carbon compounds; electron traps; field effect transistor switches; gallium compounds; hole traps; power HEMT; wide band gap semiconductors; C-doped GaN buffer; D-mode GaN HEMT; DC testing; GaN:C; UID GaN channel; acceptor trap levels; buffer hole traps; channel electron traps; gate-drain terminals; off-on state conditions; positive-negative threshold-voltage shift; power switching applications; pulsed testing; threshold voltage instability; time scales; trap charge-discharge dynamics; Current measurement; Electron traps; Gallium nitride; HEMTs; Logic gates; MODFETs; Stress;
Conference_Titel :
Reliability Physics Symposium, 2014 IEEE International
Conference_Location :
Waikoloa, HI
DOI :
10.1109/IRPS.2014.6861109