DocumentCode :
187596
Title :
Effect of line-overlay and via-misalignment on dielectric reliability for different patterning schemes
Author :
Croes, Kristof ; Ciofi, I. ; Kocaay, Deniz ; Tokei, Z. ; Bommels, J.
Author_Institution :
Imec, Leuven, Belgium
fYear :
2014
fDate :
1-5 June 2014
Abstract :
Different advanced patterning schemes have been compared with respect to the effect of line-overlay and via-misalignment on dielectric reliability, where the effects on the Weibull slope, on the TDDB lifetime and on Vmax were studied. The patterning schemes compared in this study are litho-etch-litho-etch and self-aligned-double-patterning. For typical intrinsic reliability parameters, in comparison with the ideal case of 0nm line-overlay and via-misalignment, the self-aligned-double-patterning scheme with a 3σ via-misalignment of 6nm leads to a Vmax reduction of 26%. The additional line-overlay errors that must be taken into account for the litho-etch-litho-etch patterning scheme leads to a reduction of Vmax by 43%.
Keywords :
Monte Carlo methods; Weibull distribution; electric breakdown; etching; integrated circuit interconnections; integrated circuit reliability; lithography; vias; TDDB lifetime; Weibull slope; advanced patterning; dielectric reliability; intrinsic reliability parameter; line overlay effect; litho-etch-litho-etch patterning; patterning scheme; self-aligned double patterning; time dependent dielectric breakdpwn; via misalignment; Dielectric breakdown; Dielectrics; Metals; Physics; Reliability theory; Weibull distribution; Damascene Cu/low-k; Monte Carlo simulations; line-overlay; time dependent dielectric breakdown; via-misalignment;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reliability Physics Symposium, 2014 IEEE International
Conference_Location :
Waikoloa, HI
Type :
conf
DOI :
10.1109/IRPS.2014.6861118
Filename :
6861118
Link To Document :
بازگشت