DocumentCode :
1876062
Title :
Learning CMOS logic gate design by exploring switch network domain
Author :
Ribas, Renato P. ; Callegaro, Vinicius ; Rosa, Leomar Soares da, Jr. ; Reis, André I.
Author_Institution :
Fed. Univ. of Rio Grande do Sul - UFRGS, Porto Alegre, Brazil
fYear :
2012
fDate :
19-19 March 2012
Firstpage :
60
Lastpage :
66
Abstract :
Switch networks are the basis for digital electronic design regardless the current technology applied. However, such topic has not been deeply explored in CMOS integrated circuits due to particularities and electrical restrictions of CMOS gates, which concentrate in quite simple and basic functions. This paper proposes a new pedagogical way for learning logic gate design starting from switch network building. Next, different CMOS design styles are presented according to the network (logic planes) combinations, i.e., the gate topology. By doing so, such bottom-up acquiring of concepts focuses initially only on the functional behavior of switch arrangements, treating afterwards the gate topology and electrical characteristics associated to each logic family. An innovative CAD environment, called SwitchCraft, has been developed to assist such novel educational methodology.
Keywords :
CMOS logic circuits; electronic engineering education; logic CAD; logic gates; network topology; switched networks; CAD; CMOS integrated circuits; CMOS logic gate design; SwitchCraft; digital electronic design; gate topology; learning; pedagogy; switch arrangements; switch network domain; CMOS integrated circuits; Logic gates; Network topology; Switches; Switching circuits; Topology; Transistors; Boolean function; CAD; CMOS; Switch network; digital design; logic gate;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Interdisciplinary Engineering Design Education Conference (IEDEC), 2012 2nd
Conference_Location :
Sanata Clara, CA
Print_ISBN :
978-1-4673-0841-0
Type :
conf
DOI :
10.1109/IEDEC.2012.6186924
Filename :
6186924
Link To Document :
بازگشت