Title :
Different strokes: how to cascade and parallel FIFOs of various architectures
Author_Institution :
Sharp Microelectron. Technol. Inc., Camas, WA, USA
Abstract :
FIFOs are memory components internally. But they interact with the system of which they are part, and with each other, like logic devices. FIFOs often are used in arrays, to expand the memory available within the ´effective FIFO´ which is required by the system. The expansion may be either in depth (the number of memory words), or in width (the number of bits within one memory word), or in both depth and width at once. Recent FIFOs include architectural features to make depth expansion (cascading) and width expansion (paralleling) both more designer-friendly and more reliable. Four different cascading architectures are in widespread use today. Architectural support for paralleling comes down simply to providing extra ´enable´ control inputs
Keywords :
VLSI; cellular arrays; memory architecture; FIFOs; architectural features; cascading architectures; depth expansion; memory arrays; memory components; memory words; width expansion; Digital systems; Logic; Manufacturing; Memory management; Microelectronics; Pins; Random access memory; Read-write memory; Semiconductor memory; Technology management;
Conference_Titel :
Northcon/93. Conference Record
Conference_Location :
Portland, OR
Print_ISBN :
0-7803-9972-2
DOI :
10.1109/NORTHC.1993.505049