• DocumentCode
    187631
  • Title

    Study on ESD protection design with stacked low-voltage devices for high-voltage applications

  • Author

    Chia-Tsen Dai ; Ming-Dou Ker

  • Author_Institution
    Nanoelectron. & Gigascale Syst. Lab., Nat. Chiao-Tung Univ., Hsinchu, Taiwan
  • fYear
    2014
  • fDate
    1-5 June 2014
  • Abstract
    ESD protection with stacked low-voltage (LV) devices are proposed to form an area-efficient design for high-voltage (HV) applications in a 0.25-μm HV BCD process. By using the stacked configuration, the LV devices can provide scalable triggering voltage (Vt1) and holding voltage (Vh) for various HV applications. Experimental results in silicon chip have verified that the stacked LV devices can exhibit a higher ESD robustness per unit layout area as comparing to the ESD clamp circuit with HV device.
  • Keywords
    BIMOS integrated circuits; electrostatic discharge; elemental semiconductors; low-power electronics; silicon; ESD clamp circuit; ESD protection; HV BCD process; Si; area-efficient design; high-voltage applications; holding voltage; scalable triggering voltage; silicon chip; size 0.25 mum; stacked configuration; stacked low-voltage devices; Breakdown voltage; Clamps; Electrostatic discharges; Layout; Robustness; Stacking; Stress;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Reliability Physics Symposium, 2014 IEEE International
  • Conference_Location
    Waikoloa, HI
  • Type

    conf

  • DOI
    10.1109/IRPS.2014.6861136
  • Filename
    6861136