Title :
Issues in the implementation of the i486 cache and bus
Author :
Grochowski, Ed ; Shoemaker, Ken
Author_Institution :
Intel Corp., Santa Clara, CA, USA
Abstract :
To meet its performance goal of executing most instructions in a single clock, the i486 microprocessor uses a cache memory that is integrated on the silicon die as the processor. The integrated cache is capable of performing one memory read or write each clock cycle. The size and organization of the cache were selected based on available silicon area and on the results of trace-driven simulation. An external bus was devised featuring burst data transfers to quickly fill cache lines and provisions to ensure cache coherency
Keywords :
buffer storage; microprocessor chips; Intel i486 microprocessor; burst data transfers; bus; cache coherency; i486 cache; silicon die; trace-driven simulation; Added delay; Aggregates; Bandwidth; Circuit simulation; Clocks; Cost function; Delay effects; Microprocessors; Prefetching; Routing;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1989. ICCD '89. Proceedings., 1989 IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-1971-6
DOI :
10.1109/ICCD.1989.63354