Title :
Interactive BIST for Embedded Core in SOC: Partial Matching and Control Sequences Technique
Author :
Reungpeerakul, Taweesak ; Kay, Douglas ; Mourad, Samiha
Author_Institution :
Dept. of Electr. Eng., Santa Clara Univ., CA
Abstract :
With core based design having been widely adopted, the use of BIST techniques has become more attractive testing approach. There are several techniques deployed to make BIST more efficient. Among these techniques mixed mode approach has proven to be more viable than earlier approaches. To minimize the control data required for such an approach, we propose in this paper a new technique called "partial pattern matching" that filters patterns used for detecting random pattern resistant (RPR) faults without relying on fault simulation. We illustrate the use of this technique in iBIST environment and demonstrate a substantial reduction in the sequence needed to control the LFSR, test application time
Keywords :
built-in self test; integrated circuit testing; logic testing; system-on-chip; LFSR; SOC; embedded core; fault simulation; interactive BIST; multiple control sequences; partial matching; partial pattern matching; random pattern resistant faults; Built-in self-test; Circuit faults; Circuit testing; Control systems; Electrical fault detection; Fault detection; Immune system; Instrumentation and measurement; Pattern matching; Test pattern generators; BIST; LFSR; Multiple Control Sequences; Partial Matching; Random Pattern Resistant Faults;
Conference_Titel :
Instrumentation and Measurement Technology Conference, 2006. IMTC 2006. Proceedings of the IEEE
Conference_Location :
Sorrento
Print_ISBN :
0-7803-9359-7
Electronic_ISBN :
1091-5281
DOI :
10.1109/IMTC.2006.328473