DocumentCode :
1879382
Title :
Three-phase digital PLL for synchronizing on three-phase/switch/level boost rectifier by DSP
Author :
Mussa, Samir Ahmad ; Mohr, Hari Bruno
Author_Institution :
Dept. of Technol., UNIJUI-Northwestern Regional Univ., Ijui, Brazil
Volume :
5
fYear :
2004
fDate :
20-25 June 2004
Firstpage :
3659
Abstract :
This article presents the study and implementation of a three-phase three-level preregulator rectifier with digital control using a DSP. A synchronizing circuit (DPLL - digital phase locked loop) tracks continuously the fundamental frequency of the system voltage. This digital PLL circuit determines the frequency and phase angle of the fundamental positive-sequence component of the measured signals to the phase voltages. The converter structure has a common capacitive center point that allows the three-level operation and a low blocking-voltage stress on the power switches (half of delink voltage). The reduction of blocking voltage allows the use of low cost and low losses power devices, increasing the efficiency and the power density with reduced production cost. The control technique used aims to obtain power factor correction (PFC), regulated and balanced output voltages. With the advance of DSP controllers, digital control is increasingly used in power converts systems and offers a number of advantages like more flexibility in modification code and less sensitive to noise. However, sampling time delay, resolution of A/D converter, word length of DSP and instructions cycle time are disadvantages over analog control. Nowadays, control optimized DSP´s deliver high performance, great code efficiency and optimal peripheral integration for the digital control with high level on-chip integration to deliver system cost reduction, and powerful computational abilities that enable software innovation then reducing disadvantages of a digital control. The DSP used is the ADMC401 from analog devices.
Keywords :
cost reduction; digital control; digital phase locked loops; digital signal processing chips; power factor correction; power semiconductor switches; rectifying circuits; switching convertors; synchronisation; ADMC401; DPLL; DSP; DSP controllers; PFC; cost reduction; digital control; digital phase locked loop; frequency angle; on-chip integration; phase angle; phase locked loop circuit; phase voltage; power density; power factor correction; power switches; synchronizing circuit; three-level preregulator rectifier; three-phase digital PLL; three-phase-switch-level boost rectifier; Circuits; Control systems; Costs; Digital control; Digital signal processing; Frequency synchronization; Phase locked loops; Rectifiers; Switches; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics Specialists Conference, 2004. PESC 04. 2004 IEEE 35th Annual
ISSN :
0275-9306
Print_ISBN :
0-7803-8399-0
Type :
conf
DOI :
10.1109/PESC.2004.1355123
Filename :
1355123
Link To Document :
بازگشت