DocumentCode
187993
Title
LatEst: Latency estimation and high speed evaluation for wormhole switched Networks-on-Chip
Author
Heid, Kris ; Haoyuan Ying ; Hochberger, Christian ; Hofmann, Klaus
Author_Institution
Comput. Syst. Group, Tech. Univ. Darmstadt, Darmstadt, Germany
fYear
2014
fDate
26-28 May 2014
Firstpage
1
Lastpage
7
Abstract
In this paper a new latency analysis method for wormhole switched Networks-on-Chip is presented. This method can be used for many wormhole switched NoC with flit interleaving and static routing. The latency estimator is intended to be used for a fast performance estimation and evaluation processes where a simulation is too computationally intense. This could especially be used for optimization problems to achieve a fast evaluation process. To gain high speed, an abstract model is designed where absolute cycle accuracy is omitted. To model latency, the estimator uses an approach where packets are seen as data streams through the network, allocating a path with a certain sending rate depending on competition with other packets.
Keywords
estimation theory; network-on-chip; optimisation; switching circuits; LatEst; NoC; data streaming; flit interleaving; latency analysis method; latency estimation; optimization problem; static routing; wormhole switched networks-on-chip; Accuracy; Computational modeling; Equations; Estimation; Mathematical model; Ports (Computers); Switches;
fLanguage
English
Publisher
ieee
Conference_Titel
Reconfigurable and Communication-Centric Systems-on-Chip (ReCoSoC), 2014 9th International Symposium on
Conference_Location
Montpellier
Type
conf
DOI
10.1109/ReCoSoC.2014.6861335
Filename
6861335
Link To Document