DocumentCode :
1881084
Title :
Two Time-Interleaved ADC Channel Structure: Analysis and Modeling
Author :
Jridi, M. ; Monnerie, G. ; Bossuet, L. ; Dallet, D.
Author_Institution :
Univeriste Bordeaux, Talence
fYear :
2006
fDate :
24-27 April 2006
Firstpage :
781
Lastpage :
785
Abstract :
In this paper, our objective is to transmit a know-how and methods that can help the designer to develop their own models in a reasonable time. With this intention, we take the time interleaved ADC (TIADC) structures like example. The TIADC is a possible way to increase the ADC speed without using exotic and expensive technologies and without loosing too much in resolution. However, this structure suffers from channel mismatch effects. In this paper, we will not propose others mismatch compensation algorithms, as the aim of this work is to provide a top-down modeling methodology using VHDL-AMS
Keywords :
analogue-digital conversion; analog-to-digital converter; channel mismatch effects; time-interleaved ADC channel structure; Analog-digital conversion; Apertures; Circuit synthesis; Frequency; Instrumentation and measurement; Interleaved codes; Multiplexing; Power dissipation; Signal processing; Signal sampling;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Instrumentation and Measurement Technology Conference, 2006. IMTC 2006. Proceedings of the IEEE
Conference_Location :
Sorrento
ISSN :
1091-5281
Print_ISBN :
0-7803-9359-7
Electronic_ISBN :
1091-5281
Type :
conf
DOI :
10.1109/IMTC.2006.328182
Filename :
4124436
Link To Document :
بازگشت