DocumentCode :
1881324
Title :
Multi-output synchronously-rectified forward converter with load transient considered
Author :
Hwu, K.I. ; Yau, Y.T.
Author_Institution :
Dept. of Electr. Eng., Nat. Taipei Univ. of Technol., Taipei, Taiwan
fYear :
2010
fDate :
21-25 Feb. 2010
Firstpage :
507
Lastpage :
511
Abstract :
In this paper, an FPGA-counter-based scheme is presented herein and applied to a forward converter with single isolation stage and multiple outputs having synchronous rectification (SR). With only the required comparators and without any analog-to-digital converter (ADC), the information on feedback output voltage is entirely obtained according to a counter. Therefore, the proposed control topology for an SR forward converter can improve the load transient response and the cross regulation. Besides, to further upgrade the load transient response, the proposed nonlinear control technique is applied. In this paper, the proposed control scheme is described and some experimental results are provided to verify its effectiveness.
Keywords :
analogue-digital conversion; convertors; field programmable gate arrays; isolation technology; nonlinear control systems; rectification; transient response; ADC; FPGA-counter-based scheme; SR control topology; analog-to-digital converter; feedback output voltage; load transient response; multioutput synchronously-rectified forward converter; nonlinear control technique; single isolation stage; synchronous rectification; Analog-digital conversion; Costs; Counting circuits; Field programmable gate arrays; Output feedback; Pulse width modulation; Regulators; Strontium; Transient response; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Applied Power Electronics Conference and Exposition (APEC), 2010 Twenty-Fifth Annual IEEE
Conference_Location :
Palm Springs, CA
ISSN :
1048-2334
Print_ISBN :
978-1-4244-4782-4
Electronic_ISBN :
1048-2334
Type :
conf
DOI :
10.1109/APEC.2010.5433623
Filename :
5433623
Link To Document :
بازگشت