DocumentCode :
1883131
Title :
Test-per-Clock Detection, Localization and Identification of Interconnect Faults
Author :
Kopec, Michal ; Garbolino, Tomasz ; Gucwa, Krzysztof ; Hlawiczka, Andrzej
Author_Institution :
Silesian Univ. of Technol., Gliwice
fYear :
2006
fDate :
21-24 May 2006
Firstpage :
233
Lastpage :
238
Abstract :
The paper introduces a novel idea of interconnect fault detection, localization and identification based on test response compaction. The above-mentioned operations are made at-speed. The testing process has been split into two steps. The first one is the detection step using a short test sequence of little diagnostic resolution. The second step is the localization step by means of a long, full diagnostic resolution sequence and it is made only in the case of the detection of faults in the first step. The final fault identification phase exploits information stored in the signatures. Because the signature is chosen to be 32 bit long aliasing is negligible. The proposed hardware concept is independent of the type of both the detection test sequence and the localization test sequence. The theory given in the paper is illustrated by the simulation results. Moreover the paper proposes to test testing hardware itself what makes the results reliable
Keywords :
fault simulation; integrated circuit interconnections; integrated circuit testing; 32 bit; detection step; detection test sequence; diagnostic resolution; final fault identification; interconnect fault; localization step; localization test sequence; test response compaction; test-per-clock detection; Circuit faults; Circuit testing; Compaction; Fault detection; Fault diagnosis; Feedback; Flip-flops; Frequency; Hardware; Integrated circuit interconnections;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium, 2006. ETS '06. Eleventh IEEE European
Conference_Location :
Southampton
Print_ISBN :
0-7695-2566-0
Type :
conf
DOI :
10.1109/ETS.2006.45
Filename :
1628180
Link To Document :
بازگشت