DocumentCode :
1884322
Title :
Session 26 overview: High-performance & digital PLLs
Author :
Cho, SeongHwan ; Lakshmikumar, K.R.
Author_Institution :
KAIST, Daejon, Korea
fYear :
2010
fDate :
7-11 Feb. 2010
Abstract :
Phase-locked loops (PLLs) are an essential component in many wireline and wireless applications for clocking and frequency synthesis. The relentless increase in system complexity coupled with process scaling calls for new techniques for low-noise and low-spur performance. This session presents eight papers that explore innovations in all-digital and sub-sampling PLLs. A common theme in all digital PLLs is to improve the linearity and resolution of the time-to-digital converter (TDC). Seven of the eight papers in this session address this issue.
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2010 IEEE International
Conference_Location :
San Francisco, CA
ISSN :
0193-6530
Print_ISBN :
978-1-4244-6033-5
Type :
conf
DOI :
10.1109/ISSCC.2010.5433845
Filename :
5433845
Link To Document :
بازگشت