DocumentCode :
1884573
Title :
CMOS phase-locked loops for frequency synthesis
Author :
Galton, Ian ; Razavi, Behzad ; Cowles, John ; Kinget, Peter
Author_Institution :
University of California, San Diego, USA
fYear :
2010
fDate :
7-11 Feb. 2010
Firstpage :
521
Lastpage :
521
Abstract :
As wireless communication systems evolve toward higher frequencies, higher bandwidths, and multi-standard capabilities, the performance of their phase-locked loops (PLLs) becomes increasingly critical to overall system performance. Additionally, PLLs often must be integrated with large digital blocks, so there is strong and increasing economic pressure to implement them in highly-scaled CMOS technology. This short course provides a tutorial explanation of PLL design at both the system and circuit levels in the context of these issues. Topics include integer-N PLLs, fractional-N PLLs, transistor-level design of critical PLL circuit blocks, and practical application-specific PLL issues in a variety of wireless communication systems. The short course is intended for both entry-level and experienced analog, RF, and mixed-signal circuit designers.
Keywords :
Bandwidth; CMOS technology; Context; Frequency locked loops; Frequency synthesizers; Integrated circuit technology; Phase locked loops; Radio frequency; System performance; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2010 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
978-1-4244-6033-5
Type :
conf
DOI :
10.1109/ISSCC.2010.5433853
Filename :
5433853
Link To Document :
بازگشت