DocumentCode :
1884638
Title :
F6: Signal and power integrity for SoCs
Author :
Draper, Don ; Campi, Fabio ; Krishnamurthy, Ram ; Miyamori, Takashi ; Morton, Shannon ; Sansen, Willy ; Stojanovic, Vladimir ; Stonick, John
Author_Institution :
True Circuits, Los Altos, CA, USA
fYear :
2010
fDate :
7-11 Feb. 2010
Firstpage :
520
Lastpage :
520
Abstract :
This Forum is directed toward researchers and designers working in advanced technologies over the next 3-5 years. They will be required to solve emerging issues of signal and power integrity in large, System-on-Chip applications which will raise issues of increasing difficulty. While struggling for higher performance, the designer must battle escalating noise and cross-talk. Interconnect delay and coupling will require new methods of routing and signal transmission. Supply-grid design will take increasing account of limited package and chip metalization through independent power domains, active and passive supply-noise cancellation, and voltage scaling. Increasingly- sensitive analog and RF circuit blocks must counter digital chip noise. Stringent clock-jitter and skew targets, and power-dissipation limitations will be addressed by independent clock domains, resonant clocking, and frequency scaling.
Keywords :
Circuit noise; Clocks; Coupling circuits; Crosstalk; Delay; Integrated circuit interconnections; Noise cancellation; Power system interconnection; Routing; System-on-a-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2010 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
978-1-4244-6033-5
Type :
conf
DOI :
10.1109/ISSCC.2010.5433856
Filename :
5433856
Link To Document :
بازگشت