DocumentCode :
1885451
Title :
Full-chip to device level 3D thermal analysis of RF integrated circuits
Author :
Turowski, Marek ; Dooley, Steven ; Wilkerson, Patrick ; Raman, Ashok ; Casto, Matthew
Author_Institution :
CFD Res. Corp. (CFDRC), Huntsville, AL
fYear :
2008
fDate :
28-31 May 2008
Firstpage :
315
Lastpage :
324
Abstract :
A multi-scale modeling approach is proposed and employed to investigate thermal issues and to enable "thermally aware" design of radio-frequency (RF) integrated circuits (ICs). Thermal analysis from full-chip scale down to the single transistor level was made possible with the development of this approach using the finite volume three-dimensional (3D) numerical technique. We have developed new tools that import GDSII layout of entire IC and, for the purpose of generating full-chip 3D thermal model, automatically eliminate the minuscule layout elements that do not affect thermal results. We present here our approach and examples of using equivalent thermal conductivity blocks in place of "forest of vias" typical in modern ICs. Our method and tools are demonstrated on a couple of RF ICs based on a high performance SiGe BiCMOS technology. The tool provides a 3D temperature map that can show thermal gradients across a chip, as well as local temperature distribution (hot spots) down to single transistor level. This allows introducing temperature back into design process. The multi-scale modeling is verified with infrared temperature measurements.
Keywords :
BiCMOS integrated circuits; Ge-Si alloys; chip scale packaging; finite volume methods; integrated circuit layout; radiofrequency integrated circuits; thermal analysis; thermal management (packaging); GDSII layout; RF integrated circuits; SiGe BiCMOS technology; equivalent thermal conductivity; finite volume three-dimensional numerical technique; full-chip scale; minuscule layout elements; multiscale modeling approach; radio-frequency integrated circuits; thermal analysis; thermal gradients; thermally aware design; BiCMOS integrated circuits; Germanium silicon alloys; Integrated circuit layout; Integrated circuit modeling; Process design; Radio frequency; Radiofrequency integrated circuits; Silicon germanium; Temperature distribution; Thermal conductivity; IC; SiGe HBT; design; dissipated power; gradients; heat; hot spots; layout; map; modeling; multi-scale; simulation; temperature; thermal; three-dimensional;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Thermal and Thermomechanical Phenomena in Electronic Systems, 2008. ITHERM 2008. 11th Intersociety Conference on
Conference_Location :
Orlando, FL
ISSN :
1087-9870
Print_ISBN :
978-1-4244-1700-1
Electronic_ISBN :
1087-9870
Type :
conf
DOI :
10.1109/ITHERM.2008.4544286
Filename :
4544286
Link To Document :
بازگشت