DocumentCode :
1885752
Title :
Efficient bus arbitration protocol for SoC design
Author :
Gupta, Jagrati ; Goel, Nidhi
Author_Institution :
Dept. of ECE, IGDTUW, Delhi, India
fYear :
2015
fDate :
6-8 May 2015
Firstpage :
396
Lastpage :
400
Abstract :
Improvement in the electronic devices and IC technologies has led to the need of fast arbiter design and encouragement of SoC design. Thus, an arbiter is required that matches with the SoC design speed. This paper presents a configurable arbiter for n users. The proposed design is implemented using Round Robin technique. Result and simulation analysis has been performed for 8, 16 and 18 users. The verification of the design functionality has been performed by RTL simulation. Result analysis indicates the high speed and efficient design of the proposed arbiter as compared to the existing arbiters. The maximum operating frequency obtained is 236MHz.
Keywords :
asynchronous circuits; integrated circuit design; integrated circuit modelling; logic design; protocols; system-on-chip; IC technologies; RTL simulation; Round Robin technique; SoC design; arbiter design; bus arbitration protocol; electronic devices; Clocks; Computer architecture; Performance evaluation; Round robin; System-on-chip; Time division multiple access; Arbiter; Configurable; Round Robin; SoC; TDMA;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Smart Technologies and Management for Computing, Communication, Controls, Energy and Materials (ICSTM), 2015 International Conference on
Conference_Location :
Chennai
Print_ISBN :
978-1-4799-9854-8
Type :
conf
DOI :
10.1109/ICSTM.2015.7225449
Filename :
7225449
Link To Document :
بازگشت