DocumentCode :
1886353
Title :
On the impacts of pel decimation and High-Vt/Low-Vdd on SAD calculation
Author :
Seidel, Ismael ; de Moraes, B.G. ; Beims Brascher, Andre ; Guntzel, Jose Luis
Author_Institution :
Dept. of Inf. & Stat., Fed. Univ. of Santa Catarina (UFSC), Florianopolis, Brazil
fYear :
2013
fDate :
2-6 Sept. 2013
Firstpage :
1
Lastpage :
6
Abstract :
As the number of pixels per frame tends to increase in new high definition video coding standards such as HEVC, pel decimation appears as a viable means of increasing the energy efficiency of Sum of Absolute Differences (SAD) calculation. This paper presents a VLSI architecture that can be configured to compute the SAD of 4×4 pixel blocks with no subsampling or with 2:1 or 4:1 subsampling (pel decimation). The proposed architecture was synthesized for 130nm, 90nm, 65nm and 45nm standard cell libraries assuming both nominal and Low-Vdd/High-Vt (LH) cases for maximum and a given target throughput. The impacts of subsampling and Low-Vdd/High-Vt on delay, power and energy efficiency are analyzed. In a total of 16 syntheses, the 45nm/LH configurable SAD architecture achieved the highest energy efficiency for target frequency when operating in pel decimation 4:1, spending only 2.19pJ for each 4×4 block, which corresponds to about 20.64 times less energy than the 130nm/nominal configurable architecture operating in full SAD mode. Aside the improvements achieved by using LH, pel decimation solely was responsible for energy reductions of 40% and 60% when 2:1 and 4:1 subsamplings are chosen, respectively, in the configurable architecture.
Keywords :
VLSI; data compression; video coding; 4x4 pixel blocks; HEVC; SAD calculation; SAD mode; VLSI architecture; energy efficiency; energy reductions; high definition video coding standards; high-Vt; low-Vdd; pel decimation; standard cell libraries; sum of absolute differences; video compression; Computer architecture; Delays; Encoding; Frequency synthesizers; Microprocessors; Throughput; Time-frequency analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Circuits and Systems Design (SBCCI), 2013 26th Symposium on
Conference_Location :
Curitiba
Type :
conf
DOI :
10.1109/SBCCI.2013.6644880
Filename :
6644880
Link To Document :
بازگشت