DocumentCode :
1889105
Title :
Session 8 overview: High-speed wireline transceivers
Author :
Sheikholeslami, Ali ; Saito, Tatsuya
Author_Institution :
University of Toronto, Canada
fYear :
2010
fDate :
7-11 Feb. 2010
Firstpage :
154
Lastpage :
155
Abstract :
The demand for higher bandwidth in chip-to-chip and backplane communication is driven by the video transmission over the internet. This demand has driven the data rates to 10Gb/s and beyond. Currently, there are two approaches to address the increasing bandwidth requirement for high-speed transceivers: one is to increase the number of parallel lines while maintaining the line rate and the other is to increase the data rate per line while maintaining the number of parallel lines. The former eases the requirement for clock and data recovery, as the clock can be forwarded with small overhead. This is applicable to cases where the channel is short and linear equalization is sufficient to compensate for the channel loss. The latter reduces the number of pins on the chips and reduces the board area at the expense of more complicated equalization scheme and techniques for clock and data recovery (CDR). This is applicable to cases where the channel is long and linear equalization is no longer sufficient.
Keywords :
Bandwidth; Circuits; Clocks; Decision feedback equalizers; Delay; Frequency; Injection-locked oscillators; Intersymbol interference; Jitter; Transceivers;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference Digest of Technical Papers (ISSCC), 2010 IEEE International
Conference_Location :
San Francisco, CA, USA
ISSN :
0193-6530
Print_ISBN :
978-1-4244-6033-5
Type :
conf
DOI :
10.1109/ISSCC.2010.5434012
Filename :
5434012
Link To Document :
بازگشت