DocumentCode :
1889279
Title :
Dual Time Delay Digital Tanlock Loop with improved performance
Author :
Al-Ali, O. Al-Kharji ; Anani, N.A. ; Ponnapalli, P. ; Al-Araji, S.R. ; Al-Qutayri, M.A.
Author_Institution :
Dept. of Eng. & Technol., Manchester Metropolitan Univ., Manchester, UK
fYear :
2011
fDate :
27-29 April 2011
Firstpage :
1
Lastpage :
4
Abstract :
A dual Time Delay Digital Tanlock Loop (D-TDTL) topology is proposed in this work. The system consists of a stacked dual loop of which the top one acts as a Frequency Lock loop (FLL) for the bottom loop, while the latter is a phase lock loop (PLL) that enhances the overall phase of the system. The main advantage of the proposed system is the large reduction of phase noise or jitter which makes it well suited to operate in noisy environment. The performance of the D-TDTL system was demonstrated using frequency shift keying (FSK) input signal with AWGN noise.
Keywords :
AWGN; frequency locked loops; frequency shift keying; phase locked loops; AWGN noise; dual time delay digital tanlock loop; frequency lock loop; frequency shift keying; phase lock loop; Digital filters; Frequency locked loops; Frequency shift keying; Jitter; Phase locked loops; Phase noise; AWGN and Jitter; Dual loop; FLL; FSK; PLL; TDTL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
EUROCON - International Conference on Computer as a Tool (EUROCON), 2011 IEEE
Conference_Location :
Lisbon
Print_ISBN :
978-1-4244-7486-8
Type :
conf
DOI :
10.1109/EUROCON.2011.5929178
Filename :
5929178
Link To Document :
بازگشت