Title :
Design and implementation of an ASIC architecture for the context-based binary arithmetic encoder
Author :
Yu, Chu ; Hu, Hwai-Tsu
Author_Institution :
Dept. of Electron. Eng., Nat. I-Lan Univ., Taiwan
Abstract :
This paper presents an area-efficient ASIC architecture for the context-based binary arithmetic encoder in JPEG2000, which is compatible with the arithmetic encoder defined in ISO/IEC 155444-1. The proposed architecture employs look-ahead computation as well as data-dependency analysis to improve the encoding performance. By exploiting these two strategies, the averaged encoding cycle time for each input symbol can be significantly reduced. According to our simulation results, for each byte of compressed data the proposed architecture spends only two clock cycles in most cases and at most five clock cycles in rare cases. Moreover, we have implemented the proposed architecture using an FPGA and successfully validated its function.
Keywords :
application specific integrated circuits; arithmetic codes; binary codes; data compression; field programmable gate arrays; ASIC architecture; FPGA; JPEG2000; context-based binary arithmetic encoder; data compression; data-dependency analysis; look-ahead computation; Application specific integrated circuits; Arithmetic; Clocks; Computational modeling; Computer architecture; Data analysis; Encoding; IEC standards; ISO standards; Performance analysis;
Conference_Titel :
Consumer Electronics, 2005. (ISCE 2005). Proceedings of the Ninth International Symposium on
Print_ISBN :
0-7803-8920-4
DOI :
10.1109/ISCE.2005.1502347